| FORUM

FEDEVEL
Platform forum

When to use uVIA and POLYGON?

ljo , 05-28-2016, 02:52 PM
I took a screenshot of my project. My question is :
when we have multiple GND pin as the screenshot , is better to connect each GND pins to the GND plane with a uVIA or instead use polygon to connect all these pins together and after connect the polygon to the ground plane with a uVIA?

mairomaster , 05-29-2016, 03:53 AM
What is done is the most cases and seems optimal is to connect each ground via separately to the internal ground plane/polygon with a micro via. Apart from the biggest advantage that you have the smallest possible inductance connection to ground this way, if you are using vias in pads, you also have space to put tracks between the pads on the top layer.

There is no real advantage to use a polygon on the top layer to connect the vias together, since you will still need to additionally connect each via to the ground below with a separate micro via for a smaller inductance connection.
robertferanec , 05-29-2016, 10:18 AM
1) I never use uVIAs for GND or Powers. I always use through hole VIAs (many times uVIA current limits are much lower than current limits for through hole VIAs)
2) If possible, I use one through hole VIA per power pin (if not possible, I connect maximum two power pads through one through hole VIA)
3) If power pins are located in same area, by the end of design I will draw a polygon on the layer where component is placed (I have seen this used in some Intel motherboard layouts). Even if I use a polygon, I still keep the rule from point 2 (one VIA per one power pin or maximum two power pins per one VIA) - so basically I will have one polygon with multiple VIAs
Comments:
robertferanec, 05-29-2016, 11:07 AM
That must be really tough design.
mairomaster , 05-29-2016, 11:12 AM
Originally posted by robertferanec
1) I never use uVIAs for GND or Powers. I always use through hole VIAs (many times uVIA current limits are much lower than current limits for through hole VIAs)
2) If possible, I use one through hole VIA per power pin (if not possible, I connect maximum two power pads through one through hole VIA)
3) If power pins are located in same area, by the end of design I will draw a polygon on the layer where component is placed (I have seen this used in some Intel motherboard layouts). Even if I use a polygon, I still keep the rule from point 2 (one VIA per one power pin or maximum two power pins per one VIA) - so basically I will have one polygon with multiple VIAs

Yes it's quite difficult and normally you can do things only one way - the right way, otherwise it is not working due to the lack of space.

EDIT: I wanted to put the comment above, but didn't quite work.
ljo , 05-30-2016, 03:42 PM
Originally posted by robertferanec
1) I never use uVIAs for GND or Powers. I always use through hole VIAs (many times uVIA current limits are much lower than current limits for through hole VIAs)
2) If possible, I use one through hole VIA per power pin (if not possible, I connect maximum two power pads through one through hole VIA)
3) If power pins are located in same area, by the end of design I will draw a polygon on the layer where component is placed (I have seen this used in some Intel motherboard layouts). Even if I use a polygon, I still keep the rule from point 2 (one VIA per one power pin or maximum two power pins per one VIA) - so basically I will have one polygon with multiple VIAs
Thank you i will follow these rules.
Use our interactive Discord forum to reply or ask new questions.
Discord invite
Discord forum link (after invitation)

Didn't find what you were looking for?